Pakistan Science Abstracts
Article details & metrics
No Detail Found!!
Ternary and multi-Bit FIR filter area-performance tradeoffs in FPGA.
Author(s):
1. Khalil-Ur-Rahman Dayo: Department of Electronic Engineering, Mehran University of Engineering & Technology, Jamshoro, Pakistan
2. Tayab Din Memon: Department of Electronic Engineering, Mehran University of Engineering & Technology, Jamshoro, Pakistan
Abstract:
In this paper, performance and area of conventional FIR (Finite Impulse Responce) filters versus ternary sigma delta modulated FIR filter is compared in FPGA (Field Programmable Gate Arrays) using VHDL (Verilog Description Language). Two different approaches were designed and synthesized at same spectral performance by obtaining a TIR (Target Impulse Response). Both filters were synthesized on adaptive LUT (Look Up Table) FPGA device in pipelined and non-pipelined modes. It is shown that the Ternary FIR filter occupies approximately the same area as the corresponding multi-bit filter, but for a given specification, the ternary FIR filter has 32% better performance in non-pipelined and 72% in pipelined mode, compared to its equivalent Multi-Bit filter at its optimum 12-bit coefficient quantization. These promising results shows that ternary logic based (i.e. +1,0,-1) filters can be used for huge chip area savings and higher performance.
Page(s): 153-158
DOI: DOI not available
Published: Journal: Mehran University Research Journal of Engineering and Technology, Volume: 32, Issue: 1, Year: 2013
Keywords:
Keywords are not available for this article.
References:
References are not available for this document.
Citations
Citations are not available for this document.
0

Citations

0

Downloads

5

Views